首页    期刊浏览 2024年11月28日 星期四
登录注册

文章基本信息

  • 标题:Optimal performance of 16-bit acyclic adders of binary codes
  • 本地全文:下载
  • 作者:Mykhailo Solomko ; Petro Tadeyev ; Vitalii Nazaruk
  • 期刊名称:Eastern-European Journal of Enterprise Technologies
  • 印刷版ISSN:1729-3774
  • 电子版ISSN:1729-4061
  • 出版年度:2019
  • 卷号:3
  • 期号:4
  • 页码:21-36
  • DOI:10.15587/1729-4061.2019.168485
  • 语种:English
  • 出版社:PC Technology Center
  • 摘要:The conducted studies established the prospect for enhancing the performance of computing components, specifically, combinational 16-bit adders, based on the use of the principles of computation of digital signals of an acyclic model.The application of an acyclic model for the synthesis of 16-bit parallel adders is designed for:– the process of sequential (for lower bits) and parallel (for all other bits) computation of the sum and carry signals. Thanks to this approach, it becomes possible to reduce eventually the complexity of the hardware part without increasing the circuit depth;– fixation (planning) of the adder circuit depth before its synthesis. This makes it possible to use the logical structure of transitive carry, which ensures the optimal adder circuit depth and does not increase its complexity.Utilizing an acyclic model for the construction of 16-bit parallel adders is more beneficial in comparison with the analogs by the following factors:– the lower cost development, since an acyclic model determines a simplerstructure of a 16-bit adder;– application of the latest developed logical structures of transitive carry,which makes it possible to decrease the delay of sum and carry signals, area, power consumption and to increase overall efficiency of 16-bit adders of binary codes.Due to this, the possibility of obtaining optimal values of structure complexity and the depth of the adder circuit is ensured. In comparison with the analogs, it provides an increase in quality of indicator of 16-bit acyclic adders, such as power consumption, chip area by 15–27 %, depending on the chosen structure, and performance by 10–60 %.There are some grounds to argue about the possibility of enhancing the performance of computing components, specifically, 16-bit adders of binary codes by using the principles of computation of digital signals of an acyclic model.
  • 关键词:optimal performance of acyclic adders;Ling Adder;Kogge-Stone Adder;Knowles Adder
国家哲学社会科学文献中心版权所有