首页    期刊浏览 2024年11月28日 星期四
登录注册

文章基本信息

  • 标题:Design of an Efficient Low Power 4-bit Arithmatic Logic Unit (ALU) Using VHDL
  • 本地全文:下载
  • 作者:Giridhari Muduli ; Bibhudatt Pradhan ; Manas Ranjan Jena
  • 期刊名称:International Transaction of Electrical and Computer Engineers System
  • 印刷版ISSN:2373-1273
  • 电子版ISSN:2373-1281
  • 出版年度:2014
  • 卷号:2
  • 期号:5
  • 页码:144-148
  • DOI:10.12691/iteces-2-5-3
  • 语种:English
  • 出版社:Science and Education Publishing
  • 摘要:In this paper, we have designed an efficient low power 4-bit ALU using VHDL. Advancement in VLSI technology has allowed following Moore’s law for doubling component density on a silicon chip after every three years. Though MOS transistors have been scaled down, increased interconnections have limited circuit density on a chip. Furthermore, the size of transistor is limited by hot-carrier phenomena and increase in electric field that lead to degradation of device performance and device lifetime. It has become essential to look into other methods of adding more functionality to a MOS transistor, such as, the multiple- input floating gate MOS transistor structure proposed by Shibata and Ohmi. An enhancement in the basic function of a transistor has, thus, allowed for designs to be implemented using fewer transistors and reduced interconnections. In published literature, many integrated circuits have been reported which are using multi-input floating gate MOSFETs in standard CMOS process. Thus using the advanced VLSI technology the proposed ALU design is more efficient.
  • 关键词:CPU; GPU; ALU; RCA; CSA; CMOS
国家哲学社会科学文献中心版权所有