首页    期刊浏览 2024年11月28日 星期四
登录注册

文章基本信息

  • 标题:A Novel Dedicated Low Power 64 Bit Digital Comparator Using Cmos Logic
  • 本地全文:下载
  • 作者:Shilparani Panda ; Asirbad Behera ; Manas Ranjan Jena
  • 期刊名称:Journal of Embedded Systems
  • 印刷版ISSN:2376-7987
  • 电子版ISSN:2376-7979
  • 出版年度:2014
  • 卷号:2
  • 期号:2
  • 页码:28-31
  • DOI:10.12691/jes-2-2-2
  • 语种:English
  • 出版社:Science and Education Publishing
  • 摘要:In this paper we have designed a novel dedicated low power 64 bit digital comparator. Magnitude comparison is one of the basic functions used for sorting in microprocessor, digital signal processing, so a high performance, effective magnitude comparator is required. The main objective of this paper is to provide new low power, area solution for Very Large Scale Integration (VLSI) designers. A Low Power 64-bit CMOS binary comparator is proposed in this brief. Comparison is most basic arithmetic operation that determines if one number is greater than, equal to, or less than the other number. Comparator is most fundamental component that performs comparison operation. This brief presents comparison of modified and existing 64-bit binary comparator designs concentrating on power delay product. Modifications are done in existing 64-bit binary comparator design to improve the PDP of the circuit. Simulation of the proposed design is performed at 180 nm technology in Tanner EDA Tool.
  • 关键词:Binary comparator; digital arithmetic; Power delay product (pdp); CMOS logic
国家哲学社会科学文献中心版权所有