首页    期刊浏览 2024年11月28日 星期四
登录注册

文章基本信息

  • 标题:Design of an Efficient Dedicated Low Power High Speed Full Adder
  • 本地全文:下载
  • 作者:Asirbad Behera ; Manas Ranjan Jena ; Abhinna Das
  • 期刊名称:Journal of Embedded Systems
  • 印刷版ISSN:2376-7987
  • 电子版ISSN:2376-7979
  • 出版年度:2014
  • 卷号:2
  • 期号:3
  • 页码:35-38
  • DOI:10.12691/jes-2-3-1
  • 语种:English
  • 出版社:Science and Education Publishing
  • 摘要: In this paper, we have designed an efficient full adder with high speed & low power. As day by day more complex arithmetic circuits are presented, the power consumption becomes more important. Increasing demand for fast growing technologies in mobile electronic devices such as cellular phones, PDA’s and laptop computers requires the use of a low-power Full Adder in VLSI system. One way to reduce the power by reducing the power. However, decreasing power supply increases the circuit’s delay which is in contrast with high speed. So the power delay product (PDP) represents a trade-off between two compromising feature of power dissipitation and circuit delay. The new high speed high performance full adder is implemented by using CMOS technology. Simulation has been carried out on “MENTOGRAPHICS TOOLS” on 250 nm technology. Modification was done to optimize W/L ratio with different power supply. Results were compared with previously done single bit full adder circuit in terms of power, delay and power delay product (PDP).The results involves better performance compared to traditional adders.
  • 关键词:PDA; CMOS; VLSI; PDP; NMOS
国家哲学社会科学文献中心版权所有