首页    期刊浏览 2024年10月07日 星期一
登录注册

文章基本信息

  • 标题:High-performance FPGA implementation of the secure hash algorithm 3 for single and multi-message processing
  • 本地全文:下载
  • 作者:Fatimazahraa Assad ; Mohamed Fettach ; Fadwa El Otmani
  • 期刊名称:International Journal of Electrical and Computer Engineering
  • 电子版ISSN:2088-8708
  • 出版年度:2022
  • 卷号:12
  • 期号:2
  • 页码:1324-1333
  • DOI:10.11591/ijece.v12i2.pp1324-1333
  • 语种:English
  • 出版社:Institute of Advanced Engineering and Science (IAES)
  • 摘要:The secure hash function has become the default choice for information security, especially in applications that require data storing or manipulation. Consequently, optimized implementations of these functions in terms of Throughput or Area are in high demand. In this work we propose a new conception of the secure hash algorithm 3 (SHA-3), which aim to increase the performance of this function by using pipelining, four types of pipelining are proposed two, three, four, and six pipelining stages. This approach allows us to design data paths of SHA-3 with higher Throughput and higher clock frequencies. The design reaches a maximum Throughput of 102.98 Gbps on Virtex 5 and 115.124 Gbps on Virtex 6 in the case of the 6 stages, for 512 bits output length. Although the utilization of the resource increase with the increase of the number of the cores used in each one of the cases. The proposed designs are coded in very high-speed integrated circuits program (VHSIC) hardware description language (VHDL) and implemented in Xilinx Virtex-5 and Virtex-6 A field-programmable gate array (FPGA) devices and compared to existing FPGA implementations.
  • 关键词:FPGA;hardware implementation;high performance;high throughput;keccak;pipelining;SHA-3
国家哲学社会科学文献中心版权所有