首页    期刊浏览 2024年11月24日 星期日
登录注册

文章基本信息

  • 标题:Collision Detection VLSI Processor for Highly-Safe Intelligent Vehicles Using a Multiport Content-Addressable Memory
  • 本地全文:下载
  • 作者:Masanori HARIYAMA ; Michitaka KAMEYAMA
  • 期刊名称:Interdisciplinary Information Sciences
  • 印刷版ISSN:1340-9050
  • 电子版ISSN:1347-6157
  • 出版年度:1999
  • 卷号:5
  • 期号:2
  • 页码:109-116
  • DOI:10.4036/iis.1999.109
  • 出版社:The Editorial Committee of the Interdisciplinary Information Sciences
  • 摘要:High-speed collision detection plays an essential role in a collision warning system for highly-safe vehicles. In collision detection, high computational power is required to perform matching operation between discrete points of obstacles and a vehicle. This paper presents design of a collision detection VLSI processor using content-addressable memories (CAMs) for parallel matching operation. The VLSI processor consists of identical CAMs and processing elements (PEs) for coordinate transformation. If they are fully utilized and the fixed computation time of the VLSI processor is given as a constraint, area minimization of the VLSI processor is attributed to minimization of the area-time product of the CAM and the PE. To reduce the area-time product of the CAM, a multiport CAM (MCAM) is proposed. Each word stored in the MCAM is shared between multiple matching units so that matching operation can be performed in parallel with multiple input words without increasing memory capacity. It is shown that the area of the VLSI processor using 4-port CAMs can be reduced to 43% in comparison with the area of the VLSI processor without them under a time constraint.
  • 关键词:area-time product minimization;parallel processing;VLSI-oriented algorithm;high-level synthesis;path planning
国家哲学社会科学文献中心版权所有