首页    期刊浏览 2024年11月28日 星期四
登录注册

文章基本信息

  • 标题:A Study of Multi-core Processor Design with Asynchronous Interconnect Using Synchronous Design Tools
  • 本地全文:下载
  • 作者:Katsunori Tanaka ; Yuichi Nakamura ; Atsushi Atarashi
  • 期刊名称:Information and Media Technologies
  • 电子版ISSN:1881-0896
  • 出版年度:2008
  • 卷号:3
  • 期号:4
  • 页码:671-679
  • DOI:10.11185/imt.3.671
  • 出版社:Information and Media Technologies Editorial Board
  • 摘要:This paper presents a study of GALS (Globally-Asynchronous Locally-Synchronous) architecture multi-core processor design with asynchronous interconnects. While GALS is expected to reduce more power dissipation, it has not been the mainstream of LSI design yet, since there have been no mature design tools for asynchronous circuit design. For GALS design, we constructed a design flow based on general synchronous design tools, by specification of design constraints and configurations. Applying the design flow to an experimental multi-core processor GALS design including an asynchronous interconnect based on QDI (Quasi Delay Insensitive) model, we successfully obtained a netlist and layout, and proved that the flow works correctly, by netlist simulation with delay information back-annotated from the layout. Experimental results show the area, power and throughput of the asynchronous interconnect to indicate the impact by introducing GALS architecture instead of globally synchronous design.
国家哲学社会科学文献中心版权所有