首页    期刊浏览 2024年07月09日 星期二
登录注册

文章基本信息

  • 标题:Flexible and High Performance ASIPs for Pixel Level Image Processing and Two Dimensional Image Processing
  • 本地全文:下载
  • 作者:Hsuan-Chun Liao ; Mochamad Asri ; Tsuyoshi Isshiki
  • 期刊名称:Information and Media Technologies
  • 电子版ISSN:1881-0896
  • 出版年度:2013
  • 卷号:8
  • 期号:3
  • 页码:626-636
  • DOI:10.11185/imt.8.626
  • 出版社:Information and Media Technologies Editorial Board
  • 摘要:An image processing engine is an important component in generating high quality images in video systems. Processing during capture and display are non-standard and vary from case by case, hence, the flexibility of image processing engines has turned out to be an important issue. The conventional hardware type of image processing engine such as an Application Specific Integrated Circuit (ASIC) is not applicable for this case. In order to increase design reusability and ease time-to-market pressures, Application Specific Instruction-set Processors (ASIP) which provide high flexibility and high computational efficiency have emerged as a promising solution. In this paper, we present two ASIPs. PXL ASIP, which has a reconfigurable multi bank memory module and an SIMD type computation pipeline, is designed for pixel level image processing, while 2D ASIP, which has slide register module and reconfigurable ALU modules, is designed for 2D image processing. PXL ASIP can perform 4 to 10 times faster compared to its base processor, and 2D ASIP can perform 5 to 43 times faster compared to its base processor.
  • 关键词:image processing;reconfigurable processor
国家哲学社会科学文献中心版权所有