首页    期刊浏览 2024年10月06日 星期日
登录注册

文章基本信息

  • 标题:Impact of Resource Sharing and Register Retiming on Area and Performance of FPGA-based Designs
  • 本地全文:下载
  • 作者:Yuko Hara-Azumi ; Toshinobu Matsuba ; Hiroyuki Tomiyama
  • 期刊名称:Information and Media Technologies
  • 电子版ISSN:1881-0896
  • 出版年度:2014
  • 卷号:9
  • 期号:1
  • 页码:26-34
  • DOI:10.11185/imt.9.26
  • 出版社:Information and Media Technologies Editorial Board
  • 摘要:Due to the increasing diversity and complexity of embedded systems, the use of high-level synthesis (HLS) and that of FPGAs have been both becoming prevalent in order to enhance the design productivity. Although a number of works for FPGA-oriented optimizations, particularly about resource binding, have been studied in HLS, the HLS technologies are still immature since most of them overlook some important facts on resource sharing. In this paper, for FPGA-based designs, we quantitatively evaluate effects of several resource sharing approaches in HLS using practically large benchmarks, on various FPGA devices. Through the comprehensive evaluation, the effects on clock frequency, execution time, area, and multiplexer distribution are examined. Several important discussions and findings will be disclosed, which are essential for further advance of the practical HLS technology.
  • 关键词:high-level synthesis;FPGA;resource sharing;register retiming
国家哲学社会科学文献中心版权所有