首页    期刊浏览 2024年10月06日 星期日
登录注册

文章基本信息

  • 标题:Study and Design of 40 nW CMOS Temperature Sensor for Space Applications
  • 本地全文:下载
  • 作者:Abhishek Pandey ; Vijay Nath
  • 期刊名称:TELKOMNIKA (Telecommunication Computing Electronics and Control)
  • 印刷版ISSN:2302-9293
  • 出版年度:2015
  • 卷号:13
  • 期号:3
  • 页码:813-819
  • DOI:10.12928/telkomnika.v13i3.1426
  • 语种:English
  • 出版社:Universitas Ahmad Dahlan
  • 摘要:In this paper, a novel CMOS temperature sensors based on sub-threshold MOS operation has been presented, which is designed for space and satellite applications. This proposed CMOS temperature sensor is enunciated good linearity between temperatures range from -55 O C to 150 O C with inaccuracy of 0.85 O C/V. This circuit is operated at supply 1V and static power consumption 40nW is achieved. The proposed circuit is based on the MOS threshold voltage and mobility. There are two type of sensor output in presented circuit first, voltage proportional to absolute temperature (PTAT) due to threshold voltage and second, negative temperature coefficient (NTC) due to mobility. This circuit is designed & simulated using Cadence analog & digital system design tools UMC90nm CMOS technology. The layout area of the circuit is 17.213μm 6.655μm. This is a low power and longer battery life for harsh environment, wireless sensor network applications etc.
  • 其他摘要:In this paper, a novel CMOS temperature sensors based on sub-threshold MOS operation has been presented, which is designed for space and satellite applications. This proposed CMOS temperature sensor is enunciated good linearity between temperatures range from -55 O C to 150 O C with inaccuracy of 0.85 O C/V. This circuit is operated at supply 1V and static power consumption 40nW is achieved. The proposed circuit is based on the MOS threshold voltage and mobility. There are two type of sensor output in presented circuit first, voltage proportional to absolute temperature (PTAT) due to threshold voltage and second, negative temperature coefficient (NTC) due to mobility. This circuit is designed & simulated using Cadence analog & digital system design tools UMC90nm CMOS technology. The layout area of the circuit is 17.213μm  6.655μm. This is a low power and longer battery life for harsh environment, wireless sensor network applications etc.
  • 关键词:CMOS;complementary metal oxide semiconductor;VLSI;very large scale integration circuit;SOI: system on insulator;PTAT: proportional to absolute temperature;NTC: negative temperature coefficient; SoC: system on chip.
国家哲学社会科学文献中心版权所有