首页    期刊浏览 2024年11月05日 星期二
登录注册

文章基本信息

  • 标题:An Improved Squaring Circuit for Binary Numbers
  • 本地全文:下载
  • 作者:Kabiraj Sethi ; Rutuparna Panda
  • 期刊名称:International Journal of Advanced Computer Science and Applications(IJACSA)
  • 印刷版ISSN:2158-107X
  • 电子版ISSN:2156-5570
  • 出版年度:2012
  • 卷号:3
  • 期号:2
  • DOI:10.14569/IJACSA.2012.030220
  • 出版社:Science and Information Society (SAI)
  • 摘要:In this paper, a high speed squaring circuit for binary numbers is proposed. High speed Vedic multiplier is used for design of the proposed squaring circuit. The key to our success is that only one Vedic multiplier is used instead of four multipliers reported in the literature. In addition, one squaring circuit is used twice. Our proposed Squaring Circuit seems to have better performance in terms of speed.
  • 关键词:thesai; IJACSA; thesai.org; journal; IJACSA papers; Vedic mathematics; VLSI; binary multiplication; hardware design; VHDL.
国家哲学社会科学文献中心版权所有