首页    期刊浏览 2024年09月18日 星期三
登录注册

文章基本信息

  • 标题:Design of Improved Routers for Network on Chip
  • 本地全文:下载
  • 作者:Bhavana P.Shrivastava ; Kavita Khare
  • 期刊名称:International Journal of Computer Trends and Technology
  • 电子版ISSN:2231-2803
  • 出版年度:2013
  • 卷号:4
  • 期号:9-1
  • 出版社:Seventh Sense Research Group
  • 摘要:This paper presents an improved router design for network on chip (NoC). Networkonchip provides large interconnection schemes for complex SoC design. Parameters like power, delay, area, through put influence the performance of NoC. Here power delay product (PDP) is analyzed, which are of prime importance with reference to hardware implementation. In router designing the power consumption is basically due to the buffers and the crossbar. The proposed routers are designed at 180nm technology and we compare the performance with baseline router and virtual channel router on the same platform. The proposed router using dual crossbar achieves 25.5% and 60.88% lower PDP, while proposed router using multicrossbar achieves 37.91% and 61.92% lower PDP, as compared to the baseline router and virtual channel router respectively.
  • 关键词:Virtual channel; MP-SoC; Elastic Channel buffer; Virtual Allocator; FIFO
国家哲学社会科学文献中心版权所有