期刊名称:International Journal of Computer Trends and Technology
电子版ISSN:2231-2803
出版年度:2012
卷号:3
期号:4
出版社:Seventh Sense Research Group
摘要:In this paper a novel technique is proposed based on the comparison between Conventional Conditional Data Mapping Flipflop and Clock Pair Shared D flip flop(CPSFF) here we are checking the working of CDMFF and the conventional D Flipflop. Due to the immense growth in nanometer technology the SOC is became the future concept of the modern electronics the number of clock transistors are also considerably increased. In this paper we propose a new system which will considerably reduce the number of transistor which will lead to the reduction in clocking power which will improve the overall power consumption.Our proposed which is designed using Pass Transistor Logic (LCPTFF) Low Power Clocked Pass Transistor FlipFlop system is showing much better output than all other designs as mentioned in the tabulation.The simulations are done using Microwind& DSCH analysis software tools and the result between all those types are listed below.
关键词:Flip-flop; Low Power Clocking System; Sequential Elements; DSCH; Microwind