首页    期刊浏览 2024年07月05日 星期五
登录注册

文章基本信息

  • 标题:Clock Mesh Network Design with Through-Silicon Vias in 3D Integrated Circuits
  • 本地全文:下载
  • 作者:Cho, Kyungin ; Jang, Cheoljon ; Chong, Jong-Wha
  • 期刊名称:ETRI Journal
  • 印刷版ISSN:1225-6463
  • 电子版ISSN:2233-7326
  • 出版年度:2014
  • 卷号:36
  • 期号:6
  • 页码:931-941
  • DOI:10.4218/etrij.14.0113.1257
  • 语种:English
  • 出版社:Electronics and Telecommunications Research Institute
  • 摘要:Many methodologies for clock mesh networks have been introduced for two-dimensional integrated circuit clock distribution networks, such as methods to reduce the total wirelength for power consumption and to reduce the clock skew variation through consideration of buffer placement and sizing. In this paper, we present a methodology for clock mesh to reduce both the clock skew and the total wirelength in three-dimensional integrated circuits. To reduce the total wirelength, we construct a smaller mesh size on a die where the clock source is not directly connected. We also insert through-silicon vias (TSVs) to distribute the clock signal using an effective clock TSV insertion algorithm, which can reduce the total wirelength on each die. The results of our proposed methods show that the total wirelength was reduced by 12.2%, the clock skew by 16.11%, and the clock skew variation by 11.74%, on average. These advantages are possible through increasing the buffer area by 2.49% on the benchmark circuits.
  • 关键词:3D clock mesh distribution network;3D IC design;clock TSV insertion;through-silicon via; TSV
国家哲学社会科学文献中心版权所有