首页    期刊浏览 2024年07月05日 星期五
登录注册

文章基本信息

  • 标题:Thermal-Aware Floorplanning with Min-cut Die Partition for 3D ICs
  • 本地全文:下载
  • 作者:Jang, Cheoljon ; Chong, Jong-Wha
  • 期刊名称:ETRI Journal
  • 印刷版ISSN:1225-6463
  • 电子版ISSN:2233-7326
  • 出版年度:2014
  • 卷号:36
  • 期号:4
  • 页码:635-642
  • DOI:10.4218/etrij.14.0113.1204
  • 语种:English
  • 出版社:Electronics and Telecommunications Research Institute
  • 摘要:Three-dimensional integrated circuits (3D ICs) implement heterogeneous systems in the same platform by stacking several planar chips vertically with through-silicon via (TSV) technology. 3D ICs have some advantages, including shorter interconnect lengths, higher integration density, and improved performance. Thermal-aware design would enhance the reliability and performance of the interconnects and devices. In this paper, we propose thermal-aware floorplanning with min-cut die partitioning for 3D ICs. The proposed min-cut die partition methodology minimizes the number of connections between partitions based on the min-cut theorem and minimizes the number of TSVs by considering a complementary set from the set of connections between two partitions when assigning the partitions to dies. Also, thermal-aware floorplanning methodology ensures a more even power distribution in the dies and reduces the peak temperature of the chip. The simulation results show that the proposed methodologies reduced the number of TSVs and the peak temperature effectively while also reducing the run-time.
  • 关键词:Three-dimensional integrated circuit;die partition;floorplanning;physical design;VLSI
国家哲学社会科学文献中心版权所有