首页    期刊浏览 2024年07月05日 星期五
登录注册

文章基本信息

  • 标题:Voltage Optimization of Power Delivery Networks through Power Bump and TSV Placement in 3D ICs
  • 本地全文:下载
  • 作者:Jang, Cheoljon ; Chong, Jong-Wha
  • 期刊名称:ETRI Journal
  • 印刷版ISSN:1225-6463
  • 电子版ISSN:2233-7326
  • 出版年度:2014
  • 卷号:36
  • 期号:4
  • 页码:643-653
  • DOI:10.4218/etrij.14.0113.1233
  • 语种:English
  • 出版社:Electronics and Telecommunications Research Institute
  • 摘要:To reduce interconnect delay and power consumption while improving chip performance, a three-dimensional integrated circuit (3D IC) has been developed with die-stacking and through-silicon via (TSV) techniques. The power supply problem is one of the essential challenges in 3D IC design because IR-drop caused by insufficient supply voltage in a 3D chip reduces the chip performance. In particular, power bumps and TSVs are placed to minimize IR-drop in a 3D power delivery network. In this paper, we propose a design methodology for 3D power delivery networks to minimize the number of power bumps and TSVs with optimum mesh structure and distribute voltage variation more uniformly by shifting the locations of power bumps and TSVs while satisfying IR-drop constraint. Simulation results show that our method can reduce the voltage variation by 29.7% on average while reducing the number of power bumps and TSVs by 76.2% and 15.4%, respectively.
  • 关键词:Three-dimensional integrated circuit;power delivery network;through-silicon via;VLSI
国家哲学社会科学文献中心版权所有