首页    期刊浏览 2024年07月08日 星期一
登录注册

文章基本信息

  • 标题:Design and Implementation of Open-Loop Clock Recovery Circuit for 39.8 Gb/s and 42.8 Gb/s Dual-Mode Operation
  • 本地全文:下载
  • 作者:Lim, Sang-Kyu ; Cho, Hyun-Woo ; Shin, Jong-Yoon
  • 期刊名称:ETRI Journal
  • 印刷版ISSN:1225-6463
  • 电子版ISSN:2233-7326
  • 出版年度:2008
  • 卷号:30
  • 期号:2
  • 页码:268-274
  • 语种:English
  • 出版社:Electronics and Telecommunications Research Institute
  • 摘要:This paper proposes an open-loop clock recovery circuit (CRC) using two high-Q dielectric resonator (DR) filters for 39.8 Gb/s and 42.8 Gb/s dual-mode operation. The DR filters are fabricated to obtain high Q-values of approximately 950 at the 40 GHz band and to suppress spurious resonant modes up to 45 GHz. The CRC is implemented in a compact module by integrating the DR filters with other circuits in the CRC. The peak-to-peak and RMS jitter values of the clock signals recovered from 39.8 Gb/s and 42.8 Gb/s pseudo-random binary sequence (PRBS) data with a word length of are less than 2.0 ps and 0.3 ps, respectively. The peak-to-peak amplitudes of the recovered clocks are quite stable and within the range of 2.5 V to 2.7 V, even when the input data signals vary from 150 mV to 500 mV. Error-free operation of the 40 Gb/s-class optical receiver with the dual-mode CRC is confirmed at both 39.8 Gb/s and 42.8 Gb/s data rates.
  • 关键词:Clock recovery circuit;clock and data recovery;CDR;open-loop clock recovery;40 Gb/s optical transmission system
国家哲学社会科学文献中心版权所有