首页    期刊浏览 2024年11月24日 星期日
登录注册

文章基本信息

  • 标题:Voltage-Mode 1.5 Gbps Interface Circuits for Chip-to-Chip Communication
  • 本地全文:下载
  • 作者:Lee, Kwang-Jin ; Kim, Tae-Hyoung ; Cho, Uk-Rae
  • 期刊名称:ETRI Journal
  • 印刷版ISSN:1225-6463
  • 电子版ISSN:2233-7326
  • 出版年度:2005
  • 卷号:27
  • 期号:1
  • 页码:81-81
  • 语种:English
  • 出版社:Electronics and Telecommunications Research Institute
  • 摘要:In this paper, interface circuits that are suitable for point-to-point interconnection with an over 1 Gbps data rate per pin are proposed. To achieve a successful data transfer rate of multi-gigabits per-second between two chips with a point-to-point interconnection, the input receiver uses an on-chip parallel terminator of the pass gate style, while the output driver uses the pullup and pulldown transistors of the diode-connected style. In addition, the novel dynamic voltage level converter (DVLC) has solved such problems as the access time increase and valid data window reduction. These schemes were adopted on a 64 Mb DDR SRAM with a 1.5 Gbps data rate per pin and fabricated using a 0.10 dual gate oxide CMOS technology.
  • 关键词:Signaling;chip-to-chip communication;interface schemes
国家哲学社会科学文献中心版权所有