首页    期刊浏览 2025年12月28日 星期日
登录注册

文章基本信息

  • 标题:Low Power Designing of PLL with 0.125µm CMOS Technolog
  • 本地全文:下载
  • 作者:Patel, D. ; Kshirsagar, Y
  • 期刊名称:International Journal of Electronics Communication and Computer Engineering
  • 印刷版ISSN:2249-071X
  • 电子版ISSN:2278-4209
  • 出版年度:2011
  • 卷号:2
  • 期号:1
  • 页码:48-51
  • 出版社:IJECCE
  • 摘要:This paper deals with the designing of Low Power PLL by reducing power consumtion of VCO to generate well-timed on chip clock signals for digital signals. Switching of digital system introduce power supply or substrate noise which perturb the more sensitive blocks in VCO and clock buffer. Since power dissipation in PLL is small fraction of total active power but it increase with increasing operating frequency of digital system. This paper is describing the design of a fully-integrated low-jitter PLL for low power application. To achieve the low jitter performance, our work is proposed on jitter reduction method on both system and circuit level. The results are verified for both circuit and system level. The PLL is implemented in 0.25μm CMOS technology and consumes 10mW from a 2.5V supply
  • 关键词:Low Power; Low Jitter PLL; CMOS technology ; Voltage-controlled oscillator VCO
国家哲学社会科学文献中心版权所有