期刊名称:International Journal of Engineering Research
印刷版ISSN:2319-6890
出版年度:2015
卷号:4
期号:3
页码:127-129
出版社:IJER
摘要:Adders are of fundamental importance in a wide variety of digital systems.This paper presents a novel bit block structure which computes propagate signals as carry strength. Power consumption is one of the most significant parameters of carry select adder.The proposed method aims on GDI(Gate Diffusion Input) Technique.Mo dified GDI is a novel technique for low power digital circuits design further to reduce the swing degradation problem.This techniques allows reduction in power consumption,carry propagation delay and transistor count of the carry select adder.This technique can be used to reduce the number of transistors compared to conventional CSLA and made comparison with known conventional adders which gives that the usage of carry- strength signals allows high-speed adders to be realised at lower cost as well as consuming lower power than previous designs.Hence,the proposed architecture mainly concentrating on the area level & reducing the power using modified GDI logic.