首页    期刊浏览 2024年10月06日 星期日
登录注册

文章基本信息

  • 标题:Measurement Algorithm of Clock Jitter Based on Sequential Equivalent Sampling
  • 本地全文:下载
  • 作者:Feijiang Huang ; Binxia Du ; Yong Cao
  • 期刊名称:International Journal of Multimedia and Ubiquitous Engineering
  • 印刷版ISSN:1975-0080
  • 出版年度:2015
  • 卷号:10
  • 期号:5
  • 页码:243-254
  • DOI:10.14257/ijmue.2015.10.5.22
  • 出版社:SERSC
  • 摘要:For the problem that general characteristic impedance measurement instrument is difficult to measure the size of clock jitter, this paper proposes a measurement algorithm to achieve clock jitter based on sequential equivalent sampling. First, according to the relationship between the equivalent sampling signal and the average signal, we count up the probability density distribution of the clock jitter and use the Tailfit jitter separation techniques to decompose total jitter (TJ) into deterministic jitter (DJ) and random jitter (RJ), then count up the peak-to-peak values of periodic jitter (PJ), cycle-to-cycle jitter (CCJ) and time interval error (TIE) to achieve a precise measurement of clock jitter. Finally we use the test results of jitter analysis software of Tektronix's TDSJIT3 as a reference to verify the effectiveness of the algorithm. This algorithm provides quantitative analysis means for the stability of characteristic impedance measurement instrument, and provides the reference basis for self-calibration circuit design of subsequent hardware.
  • 关键词:Characteristic impedance; Sequential equivalent sampling; Clock jitter; ; Jitter separation
国家哲学社会科学文献中心版权所有