首页    期刊浏览 2024年11月30日 星期六
登录注册

文章基本信息

  • 标题:Design and Synthesis of Reduced Delay BCD
  • 本地全文:下载
  • 作者:C. Sundaresan ; Chaitanya CVS ; PR Venkateswaran
  • 期刊名称:International Journal of Computer and Information Technology
  • 印刷版ISSN:2279-0764
  • 出版年度:2015
  • 卷号:4
  • 期号:1
  • 出版社:International Journal of Computer and Information Technology
  • 摘要:Arithmetic and memory address computation are performed using adder operations. Hence, design of adders form an important subset of electronic chip design functionality. Performance of BCD adders is to be considered with gate count, area, delay, power consumption. A new BCD adder design is attempted here to reduce the delay and thereby increasing the speed of response. BCD adder design is considered with respect to high speed addition requirement including multi operand addition, multiplication and division. The new architecture supports 64 bit and 128 bit operands and reduces the delay by adding parallelism.
  • 关键词:Adder; BCD Adder; Carry Logic; Delay
国家哲学社会科学文献中心版权所有