首页    期刊浏览 2025年02月17日 星期一
登录注册

文章基本信息

  • 标题:A Study of Leveraging Memory Level Parallelism for DRAM System on Multi-Core Architecture
  • 本地全文:下载
  • 作者:Yuxuan Wang ; Yingping Zhang ; Xiaotian Zhang
  • 期刊名称:International Journal of Hybrid Information Technology
  • 印刷版ISSN:1738-9968
  • 出版年度:2016
  • 卷号:9
  • 期号:4
  • 页码:319-338
  • DOI:10.14257/ijhit.2016.9.4.27
  • 出版社:SERSC
  • 摘要:DRAM system has been more and more critical on modern multi-core architecture where the Moore's law has been made effect on increasing the number of cores integrated in a processor chip. The performance of DRAM system is usually measured in term of bandwidth and latency, which are regarded as inherently depending on Row Buffer Hit Rate (RBHR) according to previous studies. In this paper, we find that Memory Level Parallelism (MLP) exhibits a stronger correlation with the performance of DRAM system on multi-core/many-core architecture than RBHR, and promoting MLP significantly improves DRAM system performance. In order to exploit the MLP, we have evaluated various approaches including multi-bank, multi-row-buffers, multi-memory-controllers and the obsolete Virtual Channel Memory (VCM). The experimental results show that VCM is a better alternative to traditional DRAM chip on multicore/many-core architecture than the other three approaches because VCM has almost all the advantages of the others: 1) it can improve homogeneous workloads' IPC by 2.21X on a 16-core system with 32 virtual channels due to leveraging unexploited MLP. 2) It can also promote Quality-of-Service (QoS) of DRAM system by removing unfairness while memory controllers serve memory requests. 3) It can save energy and has low area costs. Unfortunately, VCM, which was proposed in the late 1990s, faded away before multi- core/manycore became dominated. Therefore, we suggest memory chip vendors reconsider the VCM technology for multi-core architecture.
  • 关键词:DRAM; Virtual Channel Memory; Memory Level Parallelism; Qos
国家哲学社会科学文献中心版权所有