首页    期刊浏览 2024年11月30日 星期六
登录注册

文章基本信息

  • 标题:Comparative Analysis of ALU Implementation with RCA and Sklansky Adders In ASIC Design Flow
  • 本地全文:下载
  • 作者:Abdul Rehman Buzdar ; Liguo Sun ; Abdullah Buzdar
  • 期刊名称:International Journal of Advanced Computer Science and Applications(IJACSA)
  • 印刷版ISSN:2158-107X
  • 电子版ISSN:2156-5570
  • 出版年度:2016
  • 卷号:7
  • 期号:7
  • DOI:10.14569/IJACSA.2016.070767
  • 出版社:Science and Information Society (SAI)
  • 摘要:An Arithmetic Logic Unit (ALU) is the heart of every central processing unit (CPU) which performs basic operations like addition, subtraction, multiplication, division and bitwise logic operations on binary numbers. This paper deals with implementation of a basic ALU unit using two different types of adder circuits, a ripple carry adder and a sklansky type adder. The ALU is designed using application specific integrated circuit (ASIC) platform where VHDL hardware description language and standard cells are used. The target process technology is 130nm CMOS from the foundry ST Microelectronics. The Cadence EDA tools are used for the ASIC implementation. A comparative analysis is provided for the two ALU circuits designed in terms of area, power and timing requirements.
  • 关键词:thesai; IJACSA; thesai.org; journal; IJACSA papers; Arithmetic Logic Unit; Ripple Carry Adder; Sklansky Adder; ASIC Design; EDA Tools
国家哲学社会科学文献中心版权所有