首页    期刊浏览 2024年10月06日 星期日
登录注册

文章基本信息

  • 标题:A Time-Predictable Memory Network-on-Chip
  • 本地全文:下载
  • 作者:Martin Schoeberl ; David Vh Chong ; Wolfgang Puffitsch
  • 期刊名称:OASIcs : OpenAccess Series in Informatics
  • 电子版ISSN:2190-6807
  • 出版年度:2014
  • 卷号:39
  • 页码:53-62
  • DOI:10.4230/OASIcs.WCET.2014.53
  • 出版社:Schloss Dagstuhl -- Leibniz-Zentrum fuer Informatik
  • 摘要:To derive safe bounds on worst-case execution times (WCETs), all components of a computer system need to be time-predictable: the processor pipeline, the caches, the memory controller, and memory arbitration on a multicore processor. This paper presents a solution for time-predictable memory arbitration and access for chip-multiprocessors. The memory network-on-chip is organized as a tree with time-division multiplexing (TDM) of accesses to the shared memory. The TDM based arbitration completely decouples processor cores and allows WCET analysis of the memory accesses on individual cores without considering the tasks on the other cores. Furthermore, we perform local, distributed arbitration according to the global TDM schedule. This solution avoids a central arbiter and scales to a large number of processors.
  • 关键词:Real-Time Systems; Time-predictable Computer Architecture; Network-on-Chip; Memory Arbitration
国家哲学社会科学文献中心版权所有