首页    期刊浏览 2024年10月06日 星期日
登录注册

文章基本信息

  • 标题:Area Efficient and Low Power Reconfiurable Fir Filter
  • 本地全文:下载
  • 作者:A. UMASANKAR N.VASUDEVAN N.Kirubanandasarathy
  • 期刊名称:International Journal of Computer Science and Network Security
  • 印刷版ISSN:1738-7906
  • 出版年度:2015
  • 卷号:15
  • 期号:8
  • 页码:50-54
  • 出版社:International Journal of Computer Science and Network Security
  • 摘要:PSM architecture synthesizes multiplier blocks with low hardware requirement suitable for implementation as part of full parallel finite impulse response (FIR) filters is presented in this paper. FIR digital filters are widely used in DSP by the virtue of its stability, linear phase, fewer finite precision error and efficient implementation. In this paper, new reconfigurable architectures of low complexity FIR filters are proposed, namely programmable shifts method. The Methods can be modified by replacing the adder architecture by using carry save adder instead of normal adder architecture. The proposed architectures offer 12% of area and power reductions and compared to the best existing reconfigurable FIR filter implementations in the literature and the proposed architectures have been implemented and tested on Spartan-3 xc3s200-5pq208 field-programmable gate array (FPGA) and synthesized.
  • 关键词:Channelizer; FIR filter; high level synthesis; CSA; reconfigurability
国家哲学社会科学文献中心版权所有