期刊名称:Journal of Theoretical and Applied Information Technology
印刷版ISSN:1992-8645
电子版ISSN:1817-3195
出版年度:2012
卷号:42
期号:1
页码:050-058
出版社:Journal of Theoretical and Applied
摘要:Most of the Digital Signal Processing applications (DSP) involve multiplication and accumulation operation. As multiplier decide the critical computation time and power dissipation of a signal processing architecture, design of high throughput and power efficient multiplier is a major challenge. In this paper, we proposed a new architecture for high speed multiplication based on shifting and adding inputs based on bit values of filter coefficients. Minimum Signed Digit (MSD) representation of constants with Common Sub expression (CS) algorithms has been used to reduce the number of addition operations in filters for reducing dynamic power consumption. The proposed architecture has been designed using VHDL and simulated in ALTERA Quartus II 8.1. Experimental results demonstrates that the dynamic power dissipation of our MSD-CS multiplier is better compared to the previous designs and shows a delay reduction up to 17.2% compared to standard design. Design implementation of proposed multiplier in an18 tap FIR filter is done to verify its functionality.
关键词:Common Sub-Expression Elimination (CSE); Shift And Add; Canonic Signed Digit(CSD) Representation; Finite Impulse Response (FIR);Infinite Impulse Response(IIR)