期刊名称:Journal of Theoretical and Applied Information Technology
印刷版ISSN:1992-8645
电子版ISSN:1817-3195
出版年度:2013
卷号:49
期号:3
出版社:Journal of Theoretical and Applied
摘要:Intellectual property (IP) core-to-node mapping is an important but intractable optimization problem in Network-on-Chip (NoC) application design. In this paper, we present an approach to map cores onto hierarchical NoC architecture which consists of two levels. The top-level interconnection network is realized by a 2D mesh of communicating routers, and a tree based topology is used at the second level of interconnection hierarchy. We formulate the problem of low energy mapping, and introduce a three-phase optimization strategy to solve it. The cores are clustered firstly, and a tabu search based mapping technique is proposed to map the core clusters to the top-level interconnection network. Then the cores within each cluster are mapped to the nodes of every sub-network. Experimental results show that the proposed method is very fast and effective in terms of energy optimization.