首页    期刊浏览 2024年11月29日 星期五
登录注册

文章基本信息

  • 标题:VLSI ARCHITECTURE FOR LIFTING BASED DISCRETE WAVELET TRANSFORM
  • 本地全文:下载
  • 作者:DHANABAL R ; BHARATHI V ; HYMA SOMAN
  • 期刊名称:Journal of Theoretical and Applied Information Technology
  • 印刷版ISSN:1992-8645
  • 电子版ISSN:1817-3195
  • 出版年度:2013
  • 卷号:56
  • 期号:1
  • 出版社:Journal of Theoretical and Applied
  • 摘要:A lifting based 2D DWT with efficient folded architecture and parallel scanning is being proposed. The architecture results in lesser hardware complexity and memory requirement due to multiplexing of 2 stages of lifting architecture. The 2D DWT architecture is realized by cascading two 2D processing elements. The coefficients for the lifting stage were chosen according with 9/7 filter. The 1D processing element has a column filter, transposing buffer and a row filter in it. The use of parallel scanning reduces the size of transposing buffer. Combining the intermediate results of row and column, the number of pipelining stages and registers are also reduced. The throughput obtained are 2 input and 2 output per cycle. The critical path for proposed architecture is one Tm.
  • 关键词:DWT; VLSI; Wavelet Transform; Architecture
国家哲学社会科学文献中心版权所有