首页    期刊浏览 2024年12月04日 星期三
登录注册

文章基本信息

  • 标题:HIGH SPEED AND AREA EFFICIENT FPGA IMPLEMENTATION OF FIR FILTER USING DISTRIBUTED ARITHMETIC
  • 本地全文:下载
  • 作者:K.G.SHANTHI ; N.NAGARAJAN
  • 期刊名称:Journal of Theoretical and Applied Information Technology
  • 印刷版ISSN:1992-8645
  • 电子版ISSN:1817-3195
  • 出版年度:2014
  • 卷号:62
  • 期号:3
  • 出版社:Journal of Theoretical and Applied
  • 摘要:In this paper, high speed and area efficient multiplier-less architecture for Finite impulse response filter (FIR) based on distributed arithmetic is presented. The proposed Lookup table less architecture for FIR filter uses the speed advantage of Carry save adder. A modification in the shift accumulator stage yields both high speed and area savings. Furthermore, Memory reduction is possible since there is no Lookup table of precomputed values and only based on the input value the needed coefficient values are calculated. The proposed LUT less architecture was implemented on a Xilinx FPGA device. Number of slices, minimum period and maximum frequency were the performance metrics obtained for different filter orders and the results prove that the proposed method yields higher speed and smaller area when compared with the existing LUT-less architectures.
  • 关键词:Finite Impulse Response Filter (FIR); Distributed Arithmetic (DA); Lookup Table (LUT); Carry Save Adder (CSA); Shift Accumulator (SA).
国家哲学社会科学文献中心版权所有