首页    期刊浏览 2024年12月01日 星期日
登录注册

文章基本信息

  • 标题:Design, Simulation and Hardware implementation of Low Density Parity Check Decoders using Min-Sum Algorithm
  • 本地全文:下载
  • 作者:Abdessalam Ait Madi ; Anas Mansouri ; Ali Ahaitouf
  • 期刊名称:International Journal of Computer Science Issues
  • 印刷版ISSN:1694-0784
  • 电子版ISSN:1694-0814
  • 出版年度:2012
  • 卷号:9
  • 期号:2
  • 出版社:IJCSI Press
  • 摘要:A Variable Node Processing Unit (VNPU) and a Check Node Processing Unit (CNPU) are designed in order to be used in Low Density Parity Check (LDPC) decoding by the Min-Sum Algorithm (MSA). The designed blocks are fully parallel and flexible to be used for different block length when a regular (3, 6) LDPC codes are required. The proposed VNPU and CNPU have been first designed and implemented in software using Simulink tool following a modular design approach. In a second step, these blocks were described and simulated using Very High Speed integrated circuits Hardware Description Language (VHDL). Comparison between these two implementations shows that the proposed high level methodology is efficient to test and validate digital circuits before being implemented on desired Field Programmable Gate Array (FPGA) device.
  • 关键词:MSA; LDPC; VHDL; hardware; implementation; FPGA.
国家哲学社会科学文献中心版权所有