首页    期刊浏览 2024年10月05日 星期六
登录注册

文章基本信息

  • 标题:FPGA Design and Implementation of Multi-Filtering Techniques Using Flag-Bit and Flicker Clock
  • 本地全文:下载
  • 作者:M. H. Al-Doori ; R. Badlishah Ahmad ; Abid Yahya
  • 期刊名称:International Journal of Computer Science Issues
  • 印刷版ISSN:1694-0784
  • 电子版ISSN:1694-0814
  • 出版年度:2012
  • 卷号:9
  • 期号:4
  • 出版社:IJCSI Press
  • 摘要:Real time system is a condition where the processor is required to perform its tasks within a certain time constraints of some processes or simultaneously with the system it is assisting. Typically, it suffers from two main problems; delay in data processing and complexity of the decision-making process. The delay is caused by reasons such as computational power, processor unit architecture, and synchronization signals in the system. To improve the performance of these systems in term of processing power, a new architecture and clocking technique is realized in this paper. This new architecture design called Embedded Parallel Systolic Filters (EPSF) that process data gathered from sensors and landmarks are proposed in our study using a high-density reconfigurable device (FPGA chip). The results expose that EPSF architecture and bit-flag with a flicker clock achieve appreciably better in multiple input sensors signal under both incessant and interrupted conditions. Unlike the usual processing units in current tracking and navigation systems used in robots, this system permits autonomous control of the robot through a multiple technique of filtering and processing. Furthermore, it offers fast performance and a minimal size for the entire system that minimizing the delay about 50%.
  • 关键词:Embedded system design; FPGA system design; parallel processing; underwater detection.
国家哲学社会科学文献中心版权所有