首页    期刊浏览 2024年09月01日 星期日
登录注册

文章基本信息

  • 标题:A Stoppable clock based Approach for Low Power Network Interface Design in a Network on Chip
  • 本地全文:下载
  • 作者:Brahim Attia ; Wissem Chouchenne ; Abdelkrim Zitouni
  • 期刊名称:International Journal of Computer Science Issues
  • 印刷版ISSN:1694-0784
  • 电子版ISSN:1694-0814
  • 出版年度:2013
  • 卷号:10
  • 期号:3
  • 出版社:IJCSI Press
  • 摘要:A low-power design is an essential and important issue for portable or mobile systems. Network on chip (NoC) will become the main communication platform for this kind of Systems. To address the problem of an energy efficient design of NoC, we must decrease the power consumption of NoC components. To reduce NoC consumption, we must reduce the power of NoC components such as Network Interface (NI) components. The architecture of NIs component must be modular to allow intellectual propriety (IP) module and interconnections to be designed independently from each other and its power must be kept as low as possible. In this paper, we present new modular NI architectures between IPs and router with low power constraints. The modular design is obtained through two separations between data flows and IP side and the network side. The low power is obtained by the implementation of a mechanism based on stoppable clock technique for power saving. The stoppable clock technique allows us to shut down each sub module when it is not running. Experimental results show that the Modularity and the stoppable clock technique aspects integrated in the proposed NI allow a significant reduction in terms of power between stoppable and baseline architectures while increasing at same time the area and decreasing the speed of NIs.
  • 关键词:Network on Chip; Network interface; Low power; Low latency; stoppable clock.
国家哲学社会科学文献中心版权所有