首页    期刊浏览 2024年11月07日 星期四
登录注册

文章基本信息

  • 标题:Design of an Energy Efficient Multiplier Using Complementary Energy Path Adiabatic Logic
  • 本地全文:下载
  • 作者:L S. Kumar Pittala ; A. Jhansi Rani
  • 期刊名称:Annals of “Dunarea de Jos”
  • 印刷版ISSN:1221-454X
  • 出版年度:2017
  • 卷号:40
  • 期号:1
  • 页码:27-32
  • 出版社:“Dunarea de Jos” University of Galati
  • 摘要:The paper presents a new adiabatic multiplier circuit based on Complementary Energy Path Adiabatic Logic (CEPAL). The proposed multiplier consumes lesser power when compared to the conventional CMOS multiplier. The proposed adiabatic array multiplier performs 4 X 4 bit multiplication. The proposed adiabatic multiplier is also designed with leakage reduction technique the performance of which is better when compared to the CMOS multiplier. The operating speed of the complementary metal oxide semiconductor is increased. This paper presents the implementation of adiabatic CEPAL multiplier using CMOS. The measurement results of the adiabatic CMOS Multiplier demonstrate a reduction in power and reduction in energy. The operating frequency is in GHz range. These results show that the proposed circuit can be used in high speed application. The proposed adiabatic circuits are designed in HSPICE using predictive technology models (PTM) in 32nm CMOS Technology. The experimental results for the proposed adiabatic designs demonstrate their effectiveness with energy consumption and with power optimization.
  • 关键词:CMOS; adiabatic logic; Adder; NAND gate; shorted gate; energy efficient; power optimization
国家哲学社会科学文献中心版权所有