首页    期刊浏览 2024年11月28日 星期四
登录注册

文章基本信息

  • 标题:Integration scheme of nanoscale resistive switching memory using bottom-up processes at room temperature for high-density memory applications
  • 本地全文:下载
  • 作者:Un-Bin Han ; Jang-Sik Lee
  • 期刊名称:Scientific Reports
  • 电子版ISSN:2045-2322
  • 出版年度:2016
  • 卷号:6
  • 期号:1
  • DOI:10.1038/srep28966
  • 语种:English
  • 出版社:Springer Nature
  • 摘要:A facile and versatile scheme is demonstrated to fabricate nanoscale resistive switching memory devices that exhibit reliable bipolar switching behavior. A solution process is used to synthesize the copper oxide layer into 250-nm via-holes that had been patterned in Si wafers. Direct bottom-up filling of copper oxide can facilitate fabrication of nanoscale memory devices without using vacuum deposition and etching processes. In addition, all materials and processes are CMOS compatible, and especially, the devices can be fabricated at room temperature. Nanoscale memory devices synthesized on wafers having 250-nm via-holes showed reproducible resistive switching programmable memory characteristics with reasonable endurance and data retention properties. This integration strategy provides a solution to overcome the scaling limit of current memory device fabrication methods.
国家哲学社会科学文献中心版权所有