首页    期刊浏览 2024年11月29日 星期五
登录注册

文章基本信息

  • 标题:Modeling Cache Coherence to Expose Interference
  • 本地全文:下载
  • 作者:Nathana{"e}l Sensfelder ; Julien Brunel ; Claire Pagetti
  • 期刊名称:LIPIcs : Leibniz International Proceedings in Informatics
  • 电子版ISSN:1868-8969
  • 出版年度:2019
  • 卷号:133
  • 页码:1-22
  • DOI:10.4230/LIPIcs.ECRTS.2019.18
  • 出版社:Schloss Dagstuhl -- Leibniz-Zentrum fuer Informatik
  • 摘要:To facilitate programming, most multi-core processors feature automated mechanisms maintaining coherence between each core's cache. These mechanisms introduce interference, that is, delays caused by concurrent access to a shared resource. This type of interference is hard to predict, leading to the mechanisms being shunned by real-time system designers, at the cost of potential benefits in both running time and system complexity. We believe that formal methods can provide the means to ensure that the effects of this interference are properly exposed and mitigated. Consequently, this paper proposes a nascent framework relying on timed automata to model and analyze the interference caused by cache coherence.
  • 关键词:Real-time systems; multi-core processor; cache coherence; formal methods
国家哲学社会科学文献中心版权所有