首页    期刊浏览 2024年11月05日 星期二
登录注册

文章基本信息

  • 标题:Efficient Absolute Difference Circuit for SAD Computation On FPGA
  • 本地全文:下载
  • 作者:Jaya Koshta ; Kavita Khare ; M.K Gupta
  • 期刊名称:International Journal of VLSI Design & Communication Systems
  • 印刷版ISSN:0976-1527
  • 电子版ISSN:0976-1357
  • 出版年度:2019
  • 卷号:10
  • 期号:2
  • 页码:1-11
  • DOI:10.5121/vlsic.2019.10201
  • 出版社:Academy & Industry Research Collaboration Center (AIRCC)
  • 摘要:Video Compression is very essential to meet the technological demands such as low power, less memory and fast transfer rate for different range of devices and for various multimedia applications. Video compression is primarily achieved by Motion Estimation (ME) process in any video encoder which contributes to significant compression gain.Sum of Absolute Difference (SAD) is used as distortion metric in ME process.In this paper, efficient Absolute Difference(AD)circuit is proposed which uses Brent Kung Adder(BKA) and a comparator based on modified 1’s complement principle and conditional sum adder scheme. Results shows that proposed architecture reduces delay by 15% and number of slice LUTs by 42 % as compared to conventional architecture. Simulation and synthesis are done on Xilinx ISE 14.2 using Virtex 7 FPGA.
  • 关键词:HEVC; motion estimation; sum of absolute difference; parallel prefix adders; Brent Kung Adder.
国家哲学社会科学文献中心版权所有