首页    期刊浏览 2024年11月14日 星期四
登录注册

文章基本信息

  • 标题:A test architecture design for SoCs using ATAM method
  • 本地全文:下载
  • 作者:D. R. V. A. Sharath Kumar ; Ch. Srinivas Kumar ; Ragamayi S.
  • 期刊名称:International Journal of Electrical and Computer Engineering
  • 电子版ISSN:2088-8708
  • 出版年度:2020
  • 卷号:10
  • 期号:1
  • 页码:719-727
  • DOI:10.11591/ijece.v10i1.pp719-727
  • 出版社:Institute of Advanced Engineering and Science (IAES)
  • 摘要:Test arranging is a basic issue in structure on-a-chip (S.O.C) experiment mechanization. Capable investigation designs constrain the general organization check request time, keep away from analysis reserve conflicts, in addition to purpose of restriction control disseminating in the midst of examination manner. In this broadsheet, we absent a fused method to manage a couple of test arranging issues. We first present a system to choose perfect timetables for sensibly evaluated SOC’s among need associations, i.e., plans that spare alluring orderings among tests. This furthermore acquaints a capable heuristic estimation with plan examinations designed for enormous S.O.Cs through need necessities in polynomial occasion. We portray a narrative figuring with the purpose of uses pre-emption of tests to secure capable date-books in favour of SOCs. Exploratory marks on behalf of an educational S-O-C plus a cutting edge SOC exhibit with the aim of capable investigation timetables be able to subsist gained in sensible CPU occasion.
  • 关键词:Core-based-organizations;Entrenched core testing;Mixed-integer-linear programming;SoC
国家哲学社会科学文献中心版权所有