首页    期刊浏览 2024年11月26日 星期二
登录注册

文章基本信息

  • 标题:Design and implementation of log domain decoder
  • 本地全文:下载
  • 作者:Mahmood Farhan Mosleh ; Fadhil Sahib Hasan ; Ruaa Majeed Azeez
  • 期刊名称:International Journal of Electrical and Computer Engineering
  • 电子版ISSN:2088-8708
  • 出版年度:2020
  • 卷号:10
  • 期号:2
  • 页码:1454-1468
  • DOI:10.11591/ijece.v10i2.pp1454-1468
  • 出版社:Institute of Advanced Engineering and Science (IAES)
  • 摘要:Low-Density-Parity-Check (LDPC) code has become famous in communications systems for error correction, as an advantage of the robust performance in correcting errors and the ability to meet all the requirements of the 5G system. However, the mot challenge faced researchers is the hardware implementation, because of higher complexity and long run-time. In this paper, an efficient and optimum design for log domain decoder has been implemented using Xilinx system generator with FPGA device Kintex 7 (XC7K325T-2FFG900C). Results confirm that the proposed decoder gives a Bit Error Rate (BER) very closed to theory calculations which illustrate that this decoder is suitable for next generation demand which needs high data rate with very low BER.
  • 关键词:FPGA;LDPC;log decoder;soft decision;xilinx system generator;
国家哲学社会科学文献中心版权所有