首页    期刊浏览 2024年12月01日 星期日
登录注册

文章基本信息

  • 标题:Fault Tolerance in Reversible Logic Circuits and Quantum Cost Optimization
  • 本地全文:下载
  • 作者:Kamaraj Arunachalam ; Marichamy Perumalsamy ; Kaviyashri K. Ponnusamy
  • 期刊名称:COMPUTING AND INFORMATICS
  • 印刷版ISSN:1335-9150
  • 出版年度:2020
  • 卷号:39
  • 期号:5
  • 页码:1099-1116
  • DOI:10.31577/cai_2020_5_1099
  • 出版社:COMPUTING AND INFORMATICS
  • 摘要:Energy dissipation is a prominent factor for the very large scale integrated circuit (VLSI). The reversible logic-based circuit was capable to compute the logic without energy dissipation. Accordingly, reversible circuits are an emerging domain of research based on the low value of energy dissipation. At nano-level design, the critical factor in the logic computing paradigm is the fault. The proposed methodology of fault coverage is powerful for testability. In this article, we target three factors such as fault tolerance, fault coverage and fault detection in the reversible KMD Gates. Our analysis provides good evidence that the minimum test vector covers the 100 % fault coverage and 50 % fault tolerance in KMD Gate. Further, we show a comparison between the quantum equivalent and controlled V and V gate in all the types of KMD Gates. The proposed methodology mentions that after controlled V and V gate based ALU, divider and Vedic multiplier have a significant reduction in quantum cost. The comparative results of designs such as Vedic multiplier, division unit and ALU are obtained and they are analyzed showing significant improvement in quantum cost. Download data is not yet available.
  • 其他摘要:Energy dissipation is a prominent factor for the very large scale integrated circuit (VLSI). The reversible logic-based circuit was capable to compute the logic without energy dissipation. Accordingly, reversible circuits are an emerging domain of research based on the low value of energy dissipation. At nano-level design, the critical factor in the logic computing paradigm is the fault. The proposed methodology of fault coverage is powerful for testability. In this article, we target three factors such as fault tolerance, fault coverage and fault detection in the reversible KMD Gates. Our analysis provides good evidence that the minimum test vector covers the 100 % fault coverage and 50 % fault tolerance in KMD Gate. Further, we show a comparison between the quantum equivalent and controlled V and V gate in all the types of KMD Gates. The proposed methodology mentions that after controlled V and V gate based ALU, divider and Vedic multiplier have a significant reduction in quantum cost. The comparative results of designs such as Vedic multiplier, division unit and ALU are obtained and they are analyzed showing significant improvement in quantum cost.
  • 关键词:KMD Gate; controlled V and V gate; ALU; divider and Vedic multiplier
  • 其他关键词:KMD Gate;controlled V and V gate;ALU;divider and Vedic multiplier
国家哲学社会科学文献中心版权所有