首页    期刊浏览 2024年09月15日 星期日
登录注册

文章基本信息

  • 标题:Bit Manipulation Accelerator for Communication Systems Digital Signal Processor
  • 本地全文:下载
  • 作者:Sug H. Jeong ; Myung H. Sunwoo ; Seong K. Oh
  • 期刊名称:EURASIP Journal on Advances in Signal Processing
  • 印刷版ISSN:1687-6172
  • 电子版ISSN:1687-6180
  • 出版年度:2005
  • 卷号:2005
  • 期号:16
  • 页码:2655-2663
  • DOI:10.1155/ASP.2005.2655
  • 出版社:Hindawi Publishing Corporation
  • 摘要:

    This paper proposes application-specific instructions and their bit manipulation unit (BMU), which efficiently support scrambling, convolutional encoding, puncturing, interleaving, and bit stream multiplexing. The proposed DSP employs the BMU supporting parallel shift and XOR (exclusive-OR) operations and bit insertion/extraction operations on multiple data. The proposed architecture has been modeled by VHDL and synthesized using the SEC 0.18 μ m standard cell library and the gate count of the BMU is only about 1700 gates. Performance comparisons show that the number of clock cycles can be reduced about 40 % ∼ 80 % for scrambling, convolutional encoding, and interleaving compared with existing DSPs.

国家哲学社会科学文献中心版权所有