首页    期刊浏览 2024年10月06日 星期日
登录注册

文章基本信息

  • 标题:An FPGA Implementation of (3,6)-Regular Low-Density Parity-Check Code Decoder
  • 本地全文:下载
  • 作者:Tong Zhang ; Keshab K. Parhi
  • 期刊名称:EURASIP Journal on Advances in Signal Processing
  • 印刷版ISSN:1687-6172
  • 电子版ISSN:1687-6180
  • 出版年度:2003
  • 卷号:2003
  • 期号:6
  • 页码:530-542
  • DOI:10.1155/S1110865703212105
  • 出版社:Hindawi Publishing Corporation
  • 摘要:

    Because of their excellent error-correcting performance, low-density parity-check (LDPC) codes have recently attracted a lot of attention. In this paper, we are interested in the practical LDPC code decoder hardware implementations. The direct fully parallel decoder implementation usually incurs too high hardware complexity for many real applications, thus partly parallel decoder design approaches that can achieve appropriate trade-offs between hardware complexity and decoding throughput are highly desirable. Applying a joint code and decoder design methodology, we develop a high-speed ( 3 , k ) -regular LDPC code partly parallel decoder architecture based on which we implement a 9216 -bit, rate- 1 / 2 ( 3 , 6 ) -regular LDPC code decoder on Xilinx FPGA device. This partly parallel decoder supports a maximum symbol throughput of 54 Mbps and achieves BER 10 − 6 at 2 dB over AWGN channel while performing maximum 18 decoding iterations.

国家哲学社会科学文献中心版权所有