首页    期刊浏览 2024年11月27日 星期三
登录注册

文章基本信息

  • 标题:The Use of Runtime Reconfiguration on FPGA Circuits to Increase the Performance of the AES Algorithm Implementation
  • 本地全文:下载
  • 作者:O. Pérez ; Y. Berviller ; C. Tanougast
  • 期刊名称:Journal of Universal Computer Science
  • 印刷版ISSN:0948-6968
  • 出版年度:2007
  • 卷号:13
  • 期号:3
  • 页码:349-349
  • 出版社:Graz University of Technology and Know-Center
  • 摘要:This article presents an architecture that encrypts data with the AES algorithm. This architecture can be implemented on the Xilinx Virtex II FPGA family, by applying pipelining and dynamic total reconfiguration (DTR). The originality of our implementation is that it computes sequentially in the FPGA the Key and Cipher part of the AES algorithm. This dynamic reconfiguration implementation allows a good optimization of logic resources with a high throughput. This architecture employs only 11619 slices allowing a considerable economy of the resources and reaching a maximum throughput of 44 Gbps.
  • 关键词:AES, FPGA, dynamic total reconfiguration, iterative looping, latency, pipeline, reconfiguration controller, reconfiguration time, registers, throughput, unrolling looping
国家哲学社会科学文献中心版权所有