首页    期刊浏览 2025年07月12日 星期六
登录注册

文章基本信息

  • 标题:Exploiting Dual-Output Programmable Blocks to Balance Secure Dual-Rail Logics
  • 本地全文:下载
  • 作者:Laurent Sauvage ; Maxime Nassar ; Sylvain Guilley
  • 期刊名称:International Journal of Reconfigurable Computing
  • 印刷版ISSN:1687-7195
  • 电子版ISSN:1687-7209
  • 出版年度:2010
  • 卷号:2010
  • DOI:10.1155/2010/375245
  • 出版社:Hindawi Publishing Corporation
  • 摘要:FPGA design of side-channel analysis countermeasures using unmasked dual-rail with precharge logic appears to be a great challenge. Indeed, the robustness of such a solution relies on careful differential placement and routing whereas both FPGA layout and FPGA EDA tools are not developed for such purposes. However, assessing the security level which can be achieved with them is an important issue, as it is directly related to the suitability to use commercial FPGA instead of proprietary custom FPGA for this kind of protection. In this article, we experimentally gave evidence that differential placement and routing of an FPGA implementation can be done with a granularity fine enough to improve the security gain. However, so far, this gain turned out to be lower for FPGAs than for ASICs. The solutions demonstrated in this article exploit the dual-output of modern FPGAs to achieve a better balance of dual-rail interconnections. However, we expect that an in-depth analysis of routing resources power consumption could still help reduce the interconnect differential leakage.
国家哲学社会科学文献中心版权所有