首页    期刊浏览 2025年02月21日 星期五
登录注册

文章基本信息

  • 标题:Low Power Configuration Logic Block Design Using Asynchronous Static
  • 本地全文:下载
  • 作者:Debarshi Datta ; Partha Mitra ; Avisek Sen
  • 期刊名称:International Journal of Soft Computing & Engineering
  • 电子版ISSN:2231-2307
  • 出版年度:2013
  • 卷号:3
  • 期号:1
  • 页码:260-263
  • 出版社:International Journal of Soft Computing & Engineering
  • 摘要:Low power Configuration Logic Block (CLB) for FPGA is highly desirable in VLSI circuit and system. The CLB is the main block of any FPGA architecture. Each CLB block consists of three static LUT’s for implementing NCL logic function. 27 fundamental NCL logic gates are implemented in each LUT. The proposed CLB has 10 inputs and 3 different outputs, each with resettable and inverting variations. There are two operating modes in each CLB, Configuration mode and Operation mode. The NCL FPGA logic element is simulated at the transistor level using 130nm TSMC CMOS process technology.
  • 关键词:Configuration Logic Block (CLB); Field;Programmable Gate Array (FPGA); Look Up Table (LUT); NULL;Conventional Logic (NCL).
国家哲学社会科学文献中心版权所有