首页    期刊浏览 2024年11月27日 星期三
登录注册

文章基本信息

  • 标题:Design of Low Power Sigma Delta ADC
  • 本地全文:下载
  • 作者:Mohammed Arifuddin Sohel ; K. Chenna Kesava Reddy ; Syed Abdul Sattar
  • 期刊名称:International Journal of VLSI Design & Communication Systems
  • 印刷版ISSN:0976-1527
  • 电子版ISSN:0976-1357
  • 出版年度:2012
  • 卷号:3
  • 期号:4
  • 出版社:Academy & Industry Research Collaboration Center (AIRCC)
  • 摘要:A Low power discrete time sigma delta ADC consisting of a second order sigma delta modulator and third order Cascaded Integrated Comb (CIC) filter is proposed. The second order modulator is designed to work at a signal band of 20K Hz at an oversampling ratio of 64 with a sampling frequency of 2.56 MHz. It achieves a signal to noise ratio of 85.2dB and a resolution of 14 bits. The CIC digital filter is designed to implement a decimation factor of 64, operating at a maximum sampling frequency of 2.56 MHz. A second order sigma delta modulator is implemented in 0.18micron CMOS technology using full custom design and the third order digital CIC decimation filter is implemented in verilog HDL. The complete Sigma Delta ADC, consisting of analog block of second order modulator and digital block of decimator consumes a total power 1.96mW.
  • 关键词:Discrete Time Sigma Delta Modulation; Low Power design; Oversampling; CIC Decimation Filter
国家哲学社会科学文献中心版权所有