首页    期刊浏览 2024年11月24日 星期日
登录注册

文章基本信息

  • 标题:Design, Implementation And Characterization Of Xor Phase Detector For Dpll In 45 Nm Cmos Technology
  • 本地全文:下载
  • 作者:Delvadiya Harikrushna I ; Mukesh Tiwari ; Jay Karan Singh
  • 期刊名称:Advanced Computing : an International Journal
  • 印刷版ISSN:2229-726X
  • 电子版ISSN:2229-6727
  • 出版年度:2011
  • 卷号:2
  • 期号:6
  • DOI:10.5121/acij.2011.2605
  • 出版社:Academy & Industry Research Collaboration Center (AIRCC)
  • 摘要:In this paper the implementation of XOR phase detector in 45 nm submicron CMOS technology and it’s CMOS design layout using Microwind 3.1 for Digital Phase Locked Loop in sub-nanometres CMOS Technology is presented. The input-output transfer characteristic of XOR phase detector is presented. The CMOS XOR phase detector produces error pulses on both rising and falling edges while the CMOS phase frequency detector will respond only to positive or negative transitions. XOR phase detector will try to lock on both rising as well as falling edge while the PFD (phase frequency detector) will lock on either rising edge or falling edge of reference signal and feedback signal.
  • 关键词:PLL; XOR Phase Detector; Phase Frequency Detector; CMOS layout design.
国家哲学社会科学文献中心版权所有