首页    期刊浏览 2025年06月05日 星期四
登录注册

文章基本信息

  • 标题:Design and Implementation of 64-Bit Execute Stage for VLIW Processor Architecture on FPGA
  • 本地全文:下载
  • 作者:Manju Rani ; Harpreet Vohra
  • 期刊名称:International Journal of Electronics Communication and Computer Technology
  • 印刷版ISSN:2249-7838
  • 出版年度:2012
  • 卷号:2
  • 期号:4
  • 页码:173
  • 出版社:International Journal of Electronics Communication and Computer Technology
  • 摘要:FPGA implementation of 64-bit execute unit for VLIW processor, and improve power representation have been done in this paper. VHDL is used to modelled this architecture. VLIW stands for Very Long Instruction Word. This Processor Architecture is based on parallel processing in which more than one instruction is executed in parallel. This architecture is used to increase the instruction throughput. So this is the base of the modern Superscalar Processors. Basically VLI W is a RISC Processor. The difference is it contains long instruction as compared to RISC. This stage of the pipeline executes the instruction. This is the stage where the ALU (arithmetic logic unit) is located. Execute stage are synthesized and targeted for Xilinx Virtex 4 FPGA and the results calculated for 64-bit Execute stage improve the power as compared to previous work done.
  • 关键词:VLIW; Execute Stage; VHDL; Synthesis; Synopsys ;Tools.
国家哲学社会科学文献中心版权所有