首页    期刊浏览 2024年11月25日 星期一
登录注册

文章基本信息

  • 标题:Utilizing Block Size Variability to Enhance Instruction Fetch Rate
  • 本地全文:下载
  • 作者:A. BEG ; Y. CHU
  • 期刊名称:Journal of Computer Science and Technology
  • 印刷版ISSN:1666-6046
  • 电子版ISSN:1666-6038
  • 出版年度:2007
  • 卷号:7
  • 期号:2
  • 出版社:Iberoamerican Science & Technology Education Consortium
  • 摘要:In the past, instruction fetch speeds have been improved by using cache schemes that capture the actual program flow. In this paper, we elaborate on the architecture and operation of an instruction cache named Variable-Sized Block Cache (VSBC) that also makes use of the dynamic behavior of a program. Current trace-based cache schemes usually have some instructions stored repeatedly; this redundancy is eliminated in VSBC. Our cache also allows storage of basic blocks of arbitrary sizes, in multiple-way cache structure. An overall comparison of trace miss rate and average trace length shows VSBC to be a better performing cache scheme than TC, using SPECint2000 integer benchmarks
  • 关键词:Basic blocks; instruction cache; trace cache; ;block cache
国家哲学社会科学文献中心版权所有