首页    期刊浏览 2024年07月02日 星期二
登录注册

文章基本信息

  • 标题:A New Address-Free Memory Hierarchy Layer for Zero-Cycle Load
  • 本地全文:下载
  • 作者:Lu Peng ; Jih-Kwon Peir ; Konrad Lai
  • 期刊名称:The Journal of Instruction-Level Parallelism
  • 电子版ISSN:1942-9525
  • 出版年度:2004
  • 卷号:6
  • 页码:1-20
  • 出版社:International Symposium on Microarchitecture
  • 摘要:Data communications between producer instructions and consumer instructions through memory incur extra delays that degrade processor performance. In this paper, we introduce a new storage media with a novel addressing mechanism to avoid address calculations. Instead of a memory address, each load and store is assigned a signature for accessing the new storage. A signature consists of the color of the base register along with its displacement value. To represent distinct register content, a unique color is assigned to a register whenever the register is updated. When two memory instructions have the same signature, they address to the same memory location. This memory signature can be formed early in the processor pipeline. For fast data communication, a small Signature Buffer, addressed by the memory signature, can be established to permit stores and loads bypassing normal memory hierarchy. Performance evaluations based on an Alpha 21264-like pipeline using SPEC2000 benchmarks show that an IPC (Instruction-Per-Cycle) improvement of 12-17% is possible using a small 8-entry signature buffer
国家哲学社会科学文献中心版权所有